# **High Voltage Power Transistor** ## **Isolated Package Applications** Designed for line operated audio output amplifiers, switching power supply drivers and other switching applications, where the mounting surface of the device is required to be electrically isolated from the heatsink or chassis. #### **Features** - Electrically Similar to the Popular TIP47 - 250 V<sub>CEO(sus)</sub> - 1 A Rated Collector Current - No Isolating Washers Required - Reduced System Cost - UL Recognized, File #E69369, to 3500 V<sub>RMS</sub> Isolation - Pb-Free Package is Available\* ## **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------|-----------| | Collector-Emitter Voltage | V <sub>CEO</sub> | 250 | Vdc | | Collector-Base Voltage | $V_{CB}$ | 350 | Vdc | | Emitter-Base Voltage | V <sub>EB</sub> | 5 | Vdc | | RMS Isolation Voltage (Note 1) Test No. 1 Per Figure 10 Test No. 2 Per Figure 11 Test No. 3 Per Figure 12 (for 1 sec, R.H. < 30%, T <sub>A</sub> = 25°C) | V <sub>ISOL</sub> | 4500<br>3500<br>1500 | <b>V</b> | | Collector Current - Continuous - Peak | I <sub>C</sub> | 1<br>2 | Adc | | Base Current - Continuous | I <sub>B</sub> | 0.6 | Adc | | Total Power Dissipation (Note 2) @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 40<br>0.31 | W<br>W/°C | | Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 2.0<br>0.016 | W<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C | ## THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-----------------------------------------------|-----------------|------|------| | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 62.5 | °C/W | | Thermal Resistance, Junction-to-Case (Note 2) | $R_{\theta JC}$ | 4.4 | °C/W | | Lead Temperature for Soldering Purposes | T <sub>I</sub> | 260 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - 1. Proper strike and creepage distance must be provided. - Measurement made with thermocouple contacting the bottom insulated surface (in a location beneath the die), the devices mounted on a heatsink with thermal grease and a mounting torque of ≥ 6 in. lbs. ## ON Semiconductor® http://onsemi.com ## NPN SILICON POWER TRANSISTOR 1 AMPERE 250 VOLTS, 28 WATTS TO-220 FULLPACK CASE 221D STYLE 2 #### **MARKING DIAGRAM** G = Pb-Free Package A = Assembly Location Y = Year WW = Work Week ## ORDERING INFORMATION | Device | Package | Shipping | |--------|------------------------------|---------------| | MJF47 | TO-220 FULLPACK | 50 Units/Rail | | MJF47G | TO-220 FULLPACK<br>(Pb-Free) | 50 Units/Rail | \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|----------|------| | OFF CHARACTERISTICS | · | | • | | | Collector–Emitter Sustaining Voltage (Note 3) $(I_C = 30 \text{ mAdc}, I_B = 0)$ | V <sub>CEO(sus)</sub> | 250 | - | Vdc | | Collector Cutoff Current $(V_{CE} = 150 \text{ Vdc}, I_B = 0)$ | I <sub>CEO</sub> | - | 0.2 | mAdc | | Collector Cutoff Current (V <sub>CE</sub> = 350 Vdc, V <sub>BE</sub> = 0) | I <sub>CES</sub> | - | 0.1 | mAdc | | Emitter Cutoff Current $(V_{BE} = 5 \text{ Vdc}, I_C = 0)$ | I <sub>EBO</sub> | - | 1 | mAdc | | ON CHARACTERISTICS (Note 3) | | | | | | DC Current Gain $ (I_C = 0.3 \text{ Adc}, V_{CE} = 10 \text{ Vdc}) $ $ (I_C = 1 \text{ Adc}, V_{CE} = 10 \text{ Vdc}) $ | h <sub>FE</sub> | 30<br>10 | 150<br>– | - | | Collector–Emitter Saturation Voltage (I <sub>C</sub> = 1 Adc, I <sub>B</sub> = 0.2 Adc) | V <sub>CE(sat)</sub> | - | 1 | Vdc | | Base–Emitter On Voltage<br>(I <sub>C</sub> = 1 Adc, V <sub>CE</sub> = 10 Vdc) | V <sub>BE(on)</sub> | - | 1.5 | Vdc | | DYNAMIC CHARACTERISTICS | · | | | | | Current Gain – Bandwidth Product<br>(I <sub>C</sub> = 0.2 Adc, V <sub>CE</sub> 10 Vdc, f = 2 MHz) | f <sub>T</sub> | 10 | - | MHz | <sup>3.</sup> Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2%. ## TYPICAL CHARACTERISTICS Figure 1. DC Current Gain Figure 2. "On" Voltages Figure 3. Turn-On Time Figure 4. Turn-Off Time Figure 5. Switching Time Equivalent Circuit Figure 6. Thermal Response Figure 7. Maximum Forward Bias Safe Operating Area There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C$ – $V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 7 is based on $T_{J(pk)} = 150^{\circ}\text{C}$ ; $T_{C}$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} \leq 150^{\circ}\text{C}$ . $T_{J(pk)}$ may be calculated from the data in Figure 6. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 8. Power Derating Figure 9. Power Derating ## **TEST CONDITIONS FOR ISOLATION TESTS\*** Figure 10. Clip Mounting Position for Isolation Test Number 1 Figure 11. Clip Mounting Position for Isolation Test Number 2 Figure 12. Screw Mounting Position for Isolation Test Number 3 ## **MOUNTING INFORMATION** Figure 13. Typical Mounting Techniques\* Laboratory tests on a limited number of samples indicate, when using the screw and compression washer mounting technique, a screw torque of 6 to 8 in · lbs is sufficient to provide maximum power dissipation capability. The compression washer helps to maintain a constant pressure on the package over time and during large temperature excursions. Destructive laboratory tests show that using a hex head 4–40 screw, without washers, and applying a torque in excess of 20 in · lbs will cause the plastic to crack around the mounting hole, resulting in a loss of isolation capability. Additional tests on slotted 4–40 screws indicate that the screw slot fails between 15 to 20 in · lbs without adversely affecting the package. However, in order to positively ensure the package integrity of the fully isolated device, ON Semiconductor does not recommend exceeding 10 in · lbs of mounting torque under any mounting conditions. <sup>\*</sup>Measurement made between leads and heatsink with all leads shorted together <sup>\*\*</sup> For more information about mounting power semiconductors see Application Note AN1040. ## PACKAGE DIMENSIONS ## TO-220 FULLPAK CASE 221D-03 ISSUE G #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - 2. CONTROLLING DIMENSION: INCH - 3. 221D-01 THRU 221D-02 OBSOLETE, NEW STANDARD 221D-03. | | INCHES | | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.625 | 0.635 | 15.88 | 16.12 | | В | 0.408 | 0.418 | 10.37 | 10.63 | | С | 0.180 | 0.190 | 4.57 | 4.83 | | D | 0.026 | 0.031 | 0.65 | 0.78 | | F | 0.116 | 0.119 | 2.95 | 3.02 | | G | 0.100 BSC | | 2.54 BSC | | | Н | 0.125 | 0.135 | 3.18 | 3.43 | | J | 0.018 | 0.025 | 0.45 | 0.63 | | K | 0.530 | 0.540 | 13.47 | 13.73 | | L | 0.048 | 0.053 | 1.23 | 1.36 | | N | 0.200 BSC | | 5.08 BSC | | | Q | 0.124 | 0.128 | 3.15 | 3.25 | | R | 0.099 | 0.103 | 2.51 | 2.62 | | S | 0.101 | 0.113 | 2.57 | 2.87 | | U | 0.238 | 0.258 | 6.06 | 6.56 | STYLE 2: PIN 1. BASE 2. COLLECTOR 3. EMITTER ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.